SDAS157B - JUNE 1982 - REVISED DECEMBER 1994

- Complementary Outputs
- Direct Overriding Load (Data) Inputs
- Gated Clock Inputs
- Parallel-to-Serial Data Conversion
- Package Options Include Plastic Small-Outline (D) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (N) and Ceramic (J) 300-mil DIPs

#### description

The 'ALS165 are parallel-load 8-bit serial shift registers that, when clocked, shift the data toward serial ( $Q_H$  and  $\overline{Q}_H$ ) outputs. Parallel-in access to each stage is provided by eight individual direct data (A–H) inputs that are enabled by a low level at the shift/load (SH/ $\overline{LD}$ ) input. The 'ALS165 have a clock-inhibit function and complemented serial outputs.

Clocking is accomplished by a low-to-high transition of the clock (CLK) input while SH/LD is held high and the clock inhibit (CLK INH) input is held low. The functions of CLK and CLK INH are interchangeable. Since a low CLK and a low-to-high transition of CLK INH also accomplishes clocking, CLK INH should be changed to the high level only while CLK is high. Parallel loading is inhibited when SH/LD is held high. The parallel inputs to the register are enabled while SH/LD is low independently of the levels of the CLK, CLK INH, or serial (SER) inputs.

SN54ALS165 . . . J PACKAGE SN74ALS165 . . . D OR N PACKAGE (TOP VIEW)



SN54ALS165 . . . FK PACKAGE (TOP VIEW)



NC - No internal connection

The SN54ALS165 is characterized for operation over the full military temperature range of  $-55^{\circ}$ C to 125°C. The SN74ALS165 is characterized for operation from 0°C to 70°C.

#### **FUNCTION TABLE**

|       | FUNCTION   |            |                    |
|-------|------------|------------|--------------------|
| SH/LD | CLK        | CLK INH    | FUNCTION           |
| L     | Χ          | Χ          | Parallel load      |
| Н     | Н          | Χ          | No change          |
| Н     | Χ          | Н          | No change          |
| Н     | L          | $\uparrow$ | Shift <sup>†</sup> |
| н     | $\uparrow$ | L          | Shift <sup>†</sup> |

<sup>†</sup> Shift = content of each internal register shifts toward serial outputs. Data at SER is shifted into first register.

#### logic symbol†



 $\dagger$  This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the D, J, and N packages.

#### logic diagram (positive logic)



Pin numbers shown are for the D, J, and N packages.

#### typical shift, load, and inhibit sequences



## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage, V <sub>CC</sub>           | <br> | 7 V            |
|-------------------------------------------|------|----------------|
| Input voltage, V <sub>I</sub>             | <br> | 7 V            |
| Operating free-air temperature range, TA: |      |                |
| · · · · · · · · · · · · · · · · · · ·     |      |                |
| Storage temperature range                 | <br> | -65°C to 150°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## SN54ALS165, SN74ALS165 PARALLEL-LOAD 8-BIT REGISTERS

SDAS157B – JUNE 1982 – REVISED DECEMBER 1994

#### recommended operating conditions

|                  |                                           |          | SN54ALS165 |     | SN74ALS165 |     |     | UNIT |      |
|------------------|-------------------------------------------|----------|------------|-----|------------|-----|-----|------|------|
|                  |                                           |          | MIN        | NOM | MAX        | MIN | NOM | MAX  | UNII |
| VCC              | Supply voltage                            |          | 4.5        | 5   | 5.5        | 4.5 | 5   | 5.5  | V    |
| VIH              | High-level input voltage                  |          | 2          |     |            | 2   |     |      | V    |
| VIL              | Low-level input voltage                   |          |            |     | 0.7        |     |     | 0.8  | V    |
| IOH              | High-level output current                 |          |            |     | -0.4       |     |     | -0.4 | mA   |
| loL              | Low-level output current                  |          |            |     | 4          |     |     | 8    | mA   |
| fclock           | Clock frequency                           |          | 0          |     | 35         | 0   |     | 45   | MHz  |
| + (0110          | Pulse duration, CLK (see Figure 1)        | CLK high | 14         |     |            | 11  |     |      | ns   |
| tw(CLK)          |                                           | CLK low  | 14         |     |            | 11  |     |      |      |
| tw(load)         | Pulse duration, SH/LD low                 | CLK low  | 15         |     |            | 12  |     |      | ns   |
| t <sub>su1</sub> | Setup time, clock enable (see Figure 1)   |          | 15         |     |            | 11  |     |      | ns   |
| t <sub>su2</sub> | Setup time, parallel input (see Figure 1) |          | 11         |     |            | 10  |     |      | ns   |
| t <sub>su3</sub> | Setup time, serial input (see Figure 2)   |          | 11         |     |            | 10  |     |      | ns   |
| t <sub>su4</sub> | Setup time, shift (see Figure 2)          |          | 15         |     |            | 10  |     |      | ns   |
| th               | Hold time at any input                    |          | 4          |     |            | 4   |     |      | ns   |
| TA               | Operating free-air temperature            |          | -55        |     | 125        | 0   |     | 70   | °C   |

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| DADAMETED        | PARAMETER TEST CONDITIONS                   |                            | SN54ALS165         |                  |      | SN74ALS165         |                  |      | UNIT |
|------------------|---------------------------------------------|----------------------------|--------------------|------------------|------|--------------------|------------------|------|------|
| PARAMETER        |                                             |                            | MIN                | TYP <sup>†</sup> | MAX  | MIN                | TYP <sup>†</sup> | MAX  | UNIT |
| VIK              | V <sub>CC</sub> = 4.5 V,                    | $I_1 = -18 \text{ mA}$     |                    |                  | -1.5 |                    |                  | -1.5 | V    |
| Voн              | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V},$ | $I_{OH} = -0.4 \text{ mA}$ | V <sub>CC</sub> -2 | 2                |      | V <sub>CC</sub> -2 | )                |      | V    |
| Va               | V00 - 45 V                                  | I <sub>OL</sub> = 4 mA     |                    | 0.25             | 0.4  |                    | 0.25             | 0.4  | V    |
| VOL              | V <sub>CC</sub> = 4.5 V                     | I <sub>OL</sub> = 8 mA     |                    |                  |      |                    | 0.35             | 0.5  | V    |
| lį               | V <sub>CC</sub> = 5.5 V,                    | V <sub>I</sub> = 7 V       |                    |                  | 0.1  |                    |                  | 0.1  | mA   |
| lН               | V <sub>CC</sub> = 5.5 V,                    | V <sub>I</sub> = 2.7 V     |                    |                  | 20   |                    |                  | 20   | μΑ   |
| I <sub>IL</sub>  | V <sub>CC</sub> = 5.5 V,                    | V <sub>I</sub> = 0.4 V     |                    |                  | -0.1 |                    |                  | -0.1 | mA   |
| 1 <sub>0</sub> ‡ | $V_{CC} = 5.5 V,$                           | V <sub>O</sub> = 2.25 V    | -20                |                  | -112 | -30                |                  | -112 | mA   |
| Icc              | $V_{CC} = 5.5 V,$                           | See Note 1                 |                    | 12               | 24   |                    | 12               | 24   | mA   |

<sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

<sup>&</sup>lt;sup>‡</sup> The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, I<sub>OS</sub>. NOTE 1: With the outputs open, CLK INH and CLK at 4.5 V, and a clock pulse applied to SH/LD, I<sub>CC</sub> is measured first with the parallel inputs at 4.5 V, then with the parallel inputs grounded.

#### switching characteristics (see Figures 1, 2, and 3)

| PARAMETER        | FROM<br>(INPUT)   | TO<br>(OUTPUT) | $V_{CC}$ = 4.5 V to 5.5 V,<br>$C_L$ = 50 pF,<br>$R_L$ = 500 $\Omega$ ,<br>$T_A$ = MIN to MAX $^{\dagger}$ |     |            |     | UNIT |
|------------------|-------------------|----------------|-----------------------------------------------------------------------------------------------------------|-----|------------|-----|------|
|                  |                   | `              | SN54ALS165                                                                                                |     | SN74ALS165 |     |      |
|                  |                   |                | MIN                                                                                                       | MAX | MIN        | MAX |      |
| f <sub>max</sub> |                   |                | 35                                                                                                        |     | 45         |     | MHz  |
| t <sub>PLH</sub> | SH/ <del>LD</del> | Any            | 4                                                                                                         | 23  | 4          | 20  | ns   |
| t <sub>PHL</sub> | 2H/LD             | Ally           | 4                                                                                                         | 23  | 4          | 22  | 115  |
| t <sub>PLH</sub> | CLK               | Any            | 3                                                                                                         | 14  | 3          | 13  | ns   |
| t <sub>PHL</sub> | CLK               | Ally           | 3                                                                                                         | 15  | 3          | 14  | 115  |
| t <sub>PLH</sub> |                   | 0              | 3                                                                                                         | 14  | 3          | 13  | 20   |
| t <sub>PHL</sub> | Н                 | Q <sub>H</sub> | 3                                                                                                         | 18  | 3          | 16  | ns   |
| t <sub>PLH</sub> | Н                 | 0              | 2                                                                                                         | 17  | 2          | 15  | ns   |
| <sup>t</sup> PHL | 11                | Q <sub>H</sub> | 3                                                                                                         | 17  | 3          | 16  | 115  |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

#### PARAMETER MEASUREMENT INFORMATION



NOTES: A. The remaining six data inputs and SER are low.

- B. Prior to test, high-level data is loaded into the H input.
- C. The input pulse generators have the following characteristics: PRR  $\leq$  1 MHz, duty cycle  $\leq$  50%,  $t_{\Gamma}$  =  $t_{\bar{f}}$  = 2 ns.
- D.  $V_{ref} = 1.3 V$

Figure 1. Voltage Waveforms



#### PARAMETER MEASUREMENT INFORMATION



- NOTES: A. The eight data inputs and CLK INH are low. Results are monitored at QH at  $t_{n+7}$ .
  - B. The input pulse generators have the following characteristics:  $PRR \le 1$  MHz, duty cycle = 50%,  $t_f = t_f = 2$  ns.
  - C.  $V_{ref} = 1.3 V$

Figure 2. Voltage Waveforms



NOTE A:  $C_L$  includes probe and jig capacitance.

Figure 3. Load Circuit for Switching Tests





i.com 30-Mar-2005

#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp (3)                          |
|------------------|-----------------------|-----------------|--------------------|------|----------------|-------------------------|------------------|--------------------------------------------|
| SN74ALS165D      | ACTIVE                | SOIC            | D                  | 16   | 40             | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-2-260C-1 YEAR/<br>Level-1-235C-UNLIM |
| SN74ALS165DR     | ACTIVE                | SOIC            | D                  | 16   | 2500           | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-2-260C-1 YEAR/<br>Level-1-235C-UNLIM |
| SN74ALS165N      | ACTIVE                | PDIP            | N                  | 16   | 25             | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-NC-NC-NC                             |
| SN74ALS165N3     | OBSOLETE              | PDIP            | N                  | 16   |                | TBD                     | Call TI          | Call TI                                    |
| SNJ54ALS165J     | OBSOLETE              | CDIP            | J                  | 16   |                | TBD                     | Call TI          | Call TI                                    |
| SNJ54ALS165W     | OBSOLETE              | CFP             | W                  | 16   |                | TBD                     | Call TI          | Call TI                                    |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS) or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### 14 LEADS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

## W (R-GDFP-F16)

## CERAMIC DUAL FLATPACK



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only.
- E. Falls within MIL STD 1835 GDFP1-F16 and JEDEC MO-092AC



## N (R-PDIP-T\*\*)

## PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



## D (R-PDSO-G16)

## PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-012 variation AC.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2005, Texas Instruments Incorporated